

# 3 Channel DC/DC Converters +LDO +LSW PMIC with I<sup>2</sup>C Interface for Industrial/Automotive Application

## **General Description**

The RT2070 is a highly-integrated low-power high-performance analog SOC with PMIC (Power Management IC) in one single chip designed for Industrial/Automotive applications.

The RT2070 PMIC includes one high voltage synchronous step-down DC/DC converter, two low voltage synchronous step-down DC/DC converters, one low dropout LDO and one load switch with soft-start control and current limit. All MOSFETs are integrated, and compensation networks are built-in.

The RT2070 also uses I<sup>2</sup>C interface to set timing of power on/off, sequence and discharge function, and includes power good indicator (PGOOD).

The RT2070 is an Automotive-Grade Product that is AEC-Q100 Grade 1 Qualified and provides fault condition protections, including over-current protection, undervoltage lockout, over-voltage protection and over-temperature protection.

# **Applications**

- Industrial/Automotive Camera Module
- Car Infotainment

#### **Features**

- Input Voltage Operating Range is 4.5V to 15V
- CH1 HV-Step-Down Regulator : V<sub>IN</sub> Range is 4.5V to 15V
  - ► Support up to 2A Loading with up to 90% Efficiency
  - ▶ Switching Frequency is 2MHz
- CH2/3 LV Step-Down Regulator : V<sub>IN</sub> Range is 2.7V to 5.5V
  - ► Support up to 1A Loading, with up to 90% Efficiency
  - ▶ Switching Frequency is 2MHz
- Linear Regulator: VIN Range is 2.7V to 5.5V
- ▶ Max Loading 0.5A
- Load Switch (LSW): VIN Range is 2.7V to 5.5V
  - ▶ Max Loading 0.5A
- Sequence Can be Controlled by Setting the Resistances of the SEQ Pin
- AEC-Q100 Grade 1 Qualified

# **Marking Information**



2R= : Product Code YMDNN : Date Code





Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

www.richtek.com

# **Ordering Information**

RT2070 Package Type

QW: WQFN-24L 4x4 (W-Type) (Exposed Pad-Option 1)

Lead Plating System

G: Green (Halogen Free and Pb Free)

#### Note:

Richtek products are :

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

# **Pin Configurations**

(TOP VIEW)



WQFN-24L 4X4

# **Functional Pin Description**

| Pin No.                 | Pin Name | Pin Function                                                                                                                            |
|-------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 1                       | ENA      | IC Enable Control Input. Hi Active. Internal pull-down resister (100kΩ).                                                                |
| 2, 20                   | NC       | No Internal Connection.                                                                                                                 |
| 3                       | VOUT4    | Output Voltage Regulation Node for LDO4.                                                                                                |
| 4                       | PVD4     | Power Input for LDO4.                                                                                                                   |
| 5                       | FB4      | Feedback Voltage Input for LDO4                                                                                                         |
| 6                       | PVD2     | Power Input for Buck2.                                                                                                                  |
| 7                       | LX2      | Switch Node of Buck2.                                                                                                                   |
| 8                       | PGOOD    | Buck1 to Buck 3, LDO4 and LSW PGOOD Output Node by Open Drain. Hi Active.                                                               |
| 9                       | FB2      | Feedback Voltage Input for Buck2.                                                                                                       |
| 10                      | VOUT1S   | HV Buck Output Voltage for OVP Detection. Input HV Buck (CH1) Output.                                                                   |
| 11                      | SEQ      | Power Sequence Selection.                                                                                                               |
| 12                      | LX3      | Switch Node of Buck3.                                                                                                                   |
| 13                      | PVD3     | Power Input for Buck3.                                                                                                                  |
| 14                      | FB3      | Feedback Voltage Input for Buck3.                                                                                                       |
| 15                      | SWO      | Load Switch Output.                                                                                                                     |
| 16                      | SWI      | Load Switch Input.                                                                                                                      |
| 17,<br>25 (Exposed Pad) | GND      | IC Power Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum thermal dissipation and current flow. |
| 18                      | VIN      | Power Input for Buck1.                                                                                                                  |
| 19                      | LX1      | Switch Node of Buck1.                                                                                                                   |
| 21                      | FB1      | Feedback Voltage Input for Buck1.                                                                                                       |
| 22                      | VDDA     | IC Internal Analog Power Output 4.45V (typ.). Only $1\mu F$ and SCL/SDA pull up resister can be connected.                              |
| 23                      | SDA      | I <sup>2</sup> C Data Input / Output.                                                                                                   |
| 24                      | SCL      | I <sup>2</sup> C Clock Input.                                                                                                           |



# **Function Block Diagram**



Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



## Operation

The RT2070 is a highly-integrated solution for automotive systems, including a 1-CH HV step-down DC/DC converter, 2-CH LV step-down DC/DC converter and 1-CH LDO. The RT2070 application mechanism will be introduced in later sections.

The power-on and power-off sequences are detected in the SEQ pin. Additionally, users control the next power on/off sequence by setting I<sup>2</sup>C registers from A01 to A12 when VDDA exists.

When the ENA pin is at Hi level, the PMIC follows the power-on sequence to turn on channels.

The IC turns on base and calibrates. Time is less than 500µs; during this time, the IC doesn't allow users to set I<sup>2</sup>C data.

#### **Pre-Regulator**

This HV regulator is designed to handle input operation range of 4.5V to 15V. The regulator provides low voltage power to supply the internal control circuits and avoid connecting any load from VDDA pin. In noisy environments, a 1µF decoupling capacitor must be connected between VDDA and GND.

The I<sup>2</sup>C compatible interface remains fully functional if VIN and VDDA are present. If the VDDA is under the threshold voltage, all internal registers are reset to their default values.

#### **Over-Temperature Protection**

An Over-Temperature Protection (OTP) is featured in the device. The protection is triggered to force device shutdown when the junction temperature exceeds 160°C typically. If OTP is set to Hiccup once the junction temperature drops below the hysteresis 20°C typically, the device is re-enabled and automatically reinstated the power-on sequence.

#### Input Over-Voltage Protection

The device provides an input Over-Voltage Protection (OVP) once the input voltage exceeds 15.5V typically; the OVP function is started and all channels will be turned off after 5ms. If OVP is set to Hiccup, once the input voltage drops below the hysteresis 2V typically, the device is re-enabled and automatically reinstates the power-on sequence. This OVP feature can easily minimize the input overshoot.

#### **ENA: IC Enable Pin**

The ENA pin is a device enable input. Pulling the ENA pin to logic low that is typically less than the set threshold voltage 1.2V shuts the device down and it enters a low quiescent current state of about 20µA. The regulator starts switching again once the ENA pin voltage exceeds the threshold voltage of 2V. In addition, the ENA pin features an internal  $100k\Omega$  pull-low resistor.

#### **Power Good (PGOOD) Control**

The power good output is an open-drain output and needs to be connected to a voltage source with a pull-up  $10k\Omega$ resistor to avoid PGOOD floating. Each channel turns on according to power-on sequence. When the last channel reaches 90% of its target voltage, PMU (Power Management Unit) starts counting T<sub>PGOOD</sub> = 20ms (Power Good Delay time) then pulls PGOOD Hi until ENA is pulled low or any other protection happens.



# Absolute Maximum Ratings (Note 1)

| • Analog Base Input Voltage, VIN                            | -0.3V to 20V   |
|-------------------------------------------------------------|----------------|
| Control Output Voltage, PGOOD                               | -0.3V to 6V    |
| Control Input Voltage, ENA                                  | -0.3V to 15V   |
| • HV Buck Power Switch (DC), LX1                            | -0.3V to 15V   |
| • LV Buck Input Voltage, PVD2/3                             | -0.3V to 6V    |
| • LV Buck Power Switch (DC), LX2, LX3                       | -0.3V to 6V    |
| • LV Buck Power Switch (Spike Voltage <200ns), LX2, LX3     | -0.3V to 6V    |
| • Other Pins                                                | -0.3V to 6V    |
| • Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C |                |
| WQFN-24L 4x4                                                | 4.46W          |
| Package Thermal Resistance (Note 2) (Note 3)                |                |
| WQFN-24L 4x4, $\theta_{JA}$                                 | 28°C/W         |
| WQFN-24L 4x4, $\theta_{JC}$                                 | 7°C/W          |
| • Junction Temperature                                      | 150°C          |
| • Lead Temperature (Soldering, 10 sec.)                     | 260°C          |
| Storage Temperature Range                                   | –65°C to 150°C |
| • ESD Susceptibility (Note 4)                               |                |
| HBM (Human Body Model)                                      | 2kV            |
| MM (Machine Model)                                          | 200V           |
|                                                             |                |

# **Recommended Operating Conditions** (Note 5)

| Junction Temperature Range | –40°C to 150°C | ; |
|----------------------------|----------------|---|
|                            |                |   |

## • Ambient Temperature Range ----- --- -40°C to 125°C

## **Electrical Characteristics**

(Note 8)

| Parameter                            | Symbol             | Test Conditions                                                                  | Min | Тур  | Max  | Unit |
|--------------------------------------|--------------------|----------------------------------------------------------------------------------|-----|------|------|------|
| VIN Operation Voltage<br>Range       |                    |                                                                                  | 4.5 |      | 15   | V    |
| Quiescent Current                    | IQ                 | V <sub>IN</sub> = 5V, LDOs, Bucks are ON with no load, LVBucks are in FCCM mode. | 8   | 10   | 12   | mA   |
| Quiescent Current                    | I <sub>Q_PSM</sub> | V <sub>IN</sub> = 5V, LDOs, Bucks are ON with no load, LVBucks are in PSM mode.  | 600 | 1000 | 1200 | μΑ   |
| Shutdown Current                     | I <sub>SHD</sub>   | V <sub>IN</sub> = 5V, ENA = 0V, LDOs, Bucks are OFF.                             | 2   | 7    | 20   | μА   |
| Over-Temperature Protection          | OTP                |                                                                                  | 150 | 160  | 170  | °C   |
| OTP Hysteresis (Note 6)              | OTP_HYS            |                                                                                  | 10  | 20   | 30   | °C   |
| VIN OVP (Hysteresis High)            | OVP                |                                                                                  | 15  | 15.5 | 16   | V    |
| VIN OVP Hysteresis (Gap)<br>(Note 7) | OVP_HYS            |                                                                                  | 1.5 | 2    | 2.5  | V    |

Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



| Parameter                         | Symbol                | Test Conditions                                                                                                                                | Min           | Тур  | Max           | Unit |
|-----------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|---------------|------|
| VIN UVLO2                         | UVLO2                 |                                                                                                                                                | 3.8           | 3.9  | 4             | V    |
| UVLO2 Hysteresis (Gap)            | UVLO2_HYS             |                                                                                                                                                | 0.4           | 0.5  | 0.6           | V    |
| VDDA Voltage                      |                       |                                                                                                                                                | 4.25          | 4.45 | 4.65          | V    |
| Switching Frequency (CH1/CH2/CH3) | f <sub>SW</sub>       |                                                                                                                                                | 2<br>-10%     | 2    | 2<br>+10%     | MHz  |
| CH1 HV-Buck                       |                       |                                                                                                                                                |               |      |               |      |
| Input Voltage Range               | VIN                   |                                                                                                                                                | 4.5           |      | 15            | V    |
| Output Voltage Range              | V <sub>OUT</sub>      |                                                                                                                                                | 1.6           |      | 5             | V    |
| Feedback Voltage Accuracy         | FB1                   |                                                                                                                                                | 0.8 –<br>1.5% | 0.8  | 0.8 +<br>1.5% | V    |
| FB1 Under-Voltage Protection      | FB1_UVP               | FB1 = FB1 x 0.5 (50%)                                                                                                                          | 0.3           | 0.4  | 0.5           | V    |
| Suggest Inductor                  | LHVBuck               | Refer to Typical Application Circuit                                                                                                           |               | 4.7  |               | μΗ   |
| Current Limit                     | CL1                   | T <sub>A</sub> = 25°C                                                                                                                          | 3 –<br>15%    | 3    | 3 +<br>15%    | Α    |
| Odirent Limit                     | CL1_T                 | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 125°C                                                                                                    | 3 –<br>25%    | 3    | 3 +<br>25%    |      |
| Load Regulation                   |                       | T <sub>A</sub> = 25°C, V <sub>IN</sub> = 6V, V <sub>OUT</sub> = 3.3V, Load = 0mA to 2000mA<br>Refer to Typical Operating<br>Characteristics    | -1            |      | 1             | %    |
| Line Regulation                   |                       | T <sub>A</sub> = 25°C, V <sub>IN</sub> = 5V to 15V,<br>V <sub>OUT</sub> = 3.3V, Load = 1000mA<br>Refer to Typical Operating<br>Characteristics | -1            |      | 1             | %    |
| P-MOSFET On-Resistance            | R <sub>DS(ON)_P</sub> | V <sub>IN</sub> = 5V, I <sub>LX1</sub> = 800mA                                                                                                 | 230           | 330  | 470           | mΩ   |
| N-MOSFET On-Resistance            | RDS(ON)_N             | V <sub>IN</sub> = 5V, I <sub>LX1</sub> = 800mA                                                                                                 | 100           | 150  | 250           | mΩ   |
| Soft-Start Time                   | T <sub>r1</sub>       | $\begin{aligned} V_{OUT1} &\geq 0.9 \text{ x } V_{Target}, \\ I_{OUT} &= 0 \text{mA} \end{aligned}$                                            | 0.8           | 1    | 1.2           | ms   |
| Discharge Resistance              |                       | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 3.3V                                                                                                  | 870           | 970  | 1070          | Ω    |
| Load Switch (LSW)                 |                       |                                                                                                                                                |               |      |               |      |
| Supply Voltage                    | V <sub>swi</sub>      |                                                                                                                                                | 2.7           |      | 5.5           | V    |
| MOSFET On-Resistance              | RDS(ON)               | SWI = 3.3V, I <sub>OUT</sub> = 500mA                                                                                                           | 60            | 85   | 120           | mΩ   |
| Commont Limit                     | CLSW                  | T <sub>A</sub> = 25°C                                                                                                                          | 750 –<br>15%  | 750  | 750 +<br>15%  | A    |
| Current Limit                     | CLSW_T                | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 125^{\circ}\text{C}$                                                                          | 750 –<br>20%  | 750  | 750 +<br>20%  | mA   |
| Under-Voltage Threshold           | UVP_sw                | Vswi – Vswo                                                                                                                                    | 0.5           | 0.7  | 0.9           | V    |
| Soft-Start Time                   | T <sub>r_sw</sub>     | $V_{OUT} \ge 0.9 \text{ x } V_{Target},$ $I_{OUT} = 0 \text{mA}$                                                                               | 0.9           | 1.25 | 1.55          | ms   |
| Discharge Resistance              |                       | V <sub>OUT1</sub> = 3.3V, SWO = 3.3V                                                                                                           | 400           | 440  | 480           | Ω    |



| Parameter                                      | Symbol                | Test Conditions                                                                                                                        | Min           | Тур  | Max           | Unit |
|------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------|------|---------------|------|
| Buck2 to Buck3                                 | <u> </u>              |                                                                                                                                        |               |      |               |      |
| Input Voltage Range                            | PVD2/PVD3             |                                                                                                                                        | 2.7           |      | 5.5           | V    |
| Output Voltage Range                           | V <sub>OUT</sub>      |                                                                                                                                        | 1             |      | 3.6           | V    |
| Feedback Voltage Accuracy                      | FB2/3                 |                                                                                                                                        | 0.8 –<br>1.5% | 0.8  | 0.8 +<br>1.5% | V    |
| Efficiency Peak                                | Eff                   | V <sub>OUT</sub> = 1.8V, V <sub>IN</sub> = 3.3V, I <sub>LOAD</sub> = 300mA<br>Refer to Typical Operating<br>Characteristics            | 1             | 92   |               | %    |
| Suggest Inductor                               | L <sub>Buck</sub>     | Refer to Typical Application Circuit                                                                                                   |               | 2.2  |               | μΗ   |
| Current Limit                                  | CL2/3                 | T <sub>A</sub> = 25°C                                                                                                                  | 1300<br>- 15% | 1300 | 1300<br>+ 15% | mΛ   |
| Current Limit                                  | CL2/3_T               | -40°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                         | 1300<br>- 25% | 1300 | 1300<br>+ 25% | mA   |
| FB2/3 Under-Voltage Protection                 | UVP2/3                | FB2/3 = FB2/3 x 0.5 (50%)                                                                                                              | -             | 0.4  |               | V    |
| Load Regulation                                |                       | T <sub>A</sub> = 25°C, PVD2/3 = 3.3V, V <sub>OUT</sub> = 1.2V, Load = 0mA to 1000mA Refer to Typical Operating Characteristics         | -1            | 1    | 1             | %    |
| Line Regulation                                |                       | T <sub>A</sub> = 25°C, PVD2/3 = 3V to 5.5V,<br>V <sub>OUT</sub> = 1.2V, Load = 1000mA<br>Refer to Typical Operating<br>Characteristics | -1            | 1    | 1             | %    |
| P-MOSFET On-Resistance                         | R <sub>DS(ON)</sub> P | PVD2/3 = 3.3V                                                                                                                          | 180           | 270  | 360           | mΩ   |
| N-MOSFET On-Resistance                         | RDS(ON)_N             | PVD2/3 = 3.3V                                                                                                                          | 100           | 175  | 250           | mΩ   |
| Soft-Start Time                                | T <sub>r2/3</sub>     | $V_{OUT2/3} \ge 0.9 \text{ x } V_{Target}, I_{OUT} = 0mA$                                                                              | 0.8           | 1    | 1.5           | ms   |
| Discharge Resistance                           |                       | PVD2 = 3.3V, V <sub>OUT</sub> = 1.2V                                                                                                   | 5             | 6    | 7             | Ω    |
| Discharge Nesistance                           |                       | PVD3 = 3.3V, V <sub>OUT</sub> = 1.8V                                                                                                   | 6             | 7    | 8             | 52   |
| CH4 LDO                                        | T                     |                                                                                                                                        |               |      |               |      |
| Input Voltage for PVD4                         | PVD4                  |                                                                                                                                        | 2.7           |      | 5.5           | V    |
| Output Voltage Range                           | V <sub>OUT</sub>      |                                                                                                                                        | 1             |      | 3.6           | V    |
| Feedback Voltage Accuracy                      | FB4                   |                                                                                                                                        | 0.8<br>-1.5%  | 0.8  | 0.8 +<br>1.5% | V    |
| Current Limit                                  | CL4                   | T <sub>A</sub> = 25°C                                                                                                                  | 750 –<br>15%  | 750  | 750 +<br>15%  | mA   |
| Canoni Linii                                   | CL4_T                 | $-40^{\circ}\text{C} \le T_{\text{A}} \le 125^{\circ}\text{C}$                                                                         | 750 –<br>30%  | 750  | 750 +<br>35%  | ша   |
| Dropout Voltage<br>(PVD4 – V <sub>OUT4</sub> ) | V <sub>DROP</sub>     | $I_{OUT}$ = 150mA,<br>PVD4 = $V_{OUT4} - 0.1V$                                                                                         | 0.03          | -    | 0.15          | V    |

Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



| Parame                        | eter                            | Symbol          | Test Conditions                                                                                                  | Min | Тур | Max | Unit |
|-------------------------------|---------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Line Regulation               |                                 | LiR             | PVD4 = 3V to 5V, V <sub>OUT4</sub> = 2.7V,<br>Load = 100mA<br>Refer to Typical Operating<br>Characteristics      | 0   | 1   | 5   | mV   |
| Load Regulation               |                                 | LoR             | PVD4 = 3.3V, Load 10mA to 500mA Refer to Typical Operating Characteristics                                       | 0   | 0.1 | 1   | %    |
| FB4 Under Volta<br>Protection | ige                             | FB4_UVP         | FB4 = 0.8V x 0.4 (40%)                                                                                           | 0.2 | 0.3 | 0.4 | V    |
| PSRR                          |                                 |                 | Feq = 1kHz, I <sub>OUT</sub> = 10mA,<br>V <sub>OUT</sub> = 2.7V<br>Refer to Typical Operating<br>Characteristics |     | 60  | -   | dB   |
| Soft-Start Time               |                                 | T <sub>r4</sub> | V <sub>OUT4</sub> ≥ 0.9 x V <sub>Target</sub> , I <sub>OUT</sub> = 0mA                                           | 0.5 | 0.7 | 0.9 | ms   |
| Discharge Resistance          |                                 |                 | PVD4 = 3.3V, V <sub>OUT</sub> = 2.7V                                                                             | 380 | 450 | 520 | Ω    |
| Power Good                    |                                 |                 |                                                                                                                  |     |     |     |      |
| Power Good Pul<br>Voltage     | Power Good Pull-Down<br>Voltage |                 | PGOOD Current equal to 5mA                                                                                       |     | 200 |     | mV   |
| Power Good Del                | Power Good Delay Time           |                 |                                                                                                                  | 18  | 20  | 22  | ms   |
| Control                       |                                 |                 |                                                                                                                  |     |     |     |      |
| ENA Input                     | Logic-High                      |                 |                                                                                                                  | 2   | -   | -   | V    |
| Voltage                       | Logic-Low                       |                 |                                                                                                                  |     |     | 0.5 | V    |
| ENA Pull Down F               | Resistor                        | RLOW            | $V_{IN}$ = 5V, Temperature = -40°C to 125°C.                                                                     | 70  |     | 140 | kΩ   |

- **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured at  $T_A$  = 25°C on a high effective thermal conductivity four-layer test board per JEDEC 51-7.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. The junction temperature ( $T_J$  in °C) is calculated from the ambient temperature ( $T_A$  in °C) and power dissipation ( $P_D$  in watts) according to the formula :  $T_J = T_A + (P_D \times \theta_{JA})$  where  $\theta_{JA}$  (in °C/W) in the package thermal impedance. Another,  $P_{IN} P_O = P_D$  and  $P_O = \eta \times P_{IN} \rightarrow P_D = (1 / \eta 1) \times P_O$  where  $P_{IN}$  is the total input power and Po is the total output power.
- Note 4. Devices are ESD sensitive. Handling precaution is recommended.
- Note 5. The device is not guaranteed to function outside its operating conditions.
- Note 6. When OTP is set to Hiccup by I2C.
- Note 7. When VIN OVP is set to Hiccup by I2C
- **Note 8.** Limits apply to the recommended  $V_{IN}$  = 4.5V to 15V,  $T_A$  = -40°C to 125°C, unless otherwise noted. Minimum and maximum limits are verified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_A$  = 25°C, and are provided for reference purposes only.

# **Typical Application Circuit**



If there is any CHx is not used that external components still must be existed and keep original application circuit.

If LSW isn't used, user can remove C2, C3 and C4, but the SWI pin must connect to VOUT1 and floating the SWO pin.

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



**Table 1. Suggested Components for Typical Application Circuit** 

| Reference                             | Q'ty | P/N                | Description   | Manufacture |
|---------------------------------------|------|--------------------|---------------|-------------|
| C1                                    | 1    | GCM188R61A105KA37D | 1μF/10V/X5R   | MURATA      |
| C2,C3,C4,C102,C202<br>,C203,C302,C303 | 8    | GCM21BR71A106KE22L | 10μF/10V/X7R  | MURATA      |
| C101                                  | 1    | GRM31CR71E475KA40  | 4.7μF/25V/X7S | MURATA      |
| C201,C301, C402                       | 3    | GCM21BC71A475KA73L | 4.7μF/10V/X7S | MURATA      |
| C401                                  | 1    | GCM21BR71A225KA01  | 2.2μF/10V/X7R | MURATA      |
| C204                                  | 1    | GCM1885C1H121JA16# | 120pF/50V/C0G | MURATA      |
| C304                                  | 1    | GCM1885C1H221JA16D | 220pF/50V/C0G | MURATA      |
| C404                                  | 1    | GCM1885C1H470JA16D | 470pF/50V/C0G | MURATA      |
| L101                                  | 1    | LQH5BPB4R7NT0L     | 4.7μΗ         | MURATA      |
| L201,L301                             | 2    | LQH32PB2R2NN0L     | 2.2μH         | MURATA      |
| R101                                  | 1    | RM06FTN1502        | 15K/1%        | TA-I        |
| R102                                  | 1    | RM06FTN4751        | 4.75K/1%      | TA-I        |
| R203                                  | 1    | RM06FTN2702        | 27K/1%        | TA-I        |
| R204                                  | 1    | RM06FTN2152        | 21.5K/1%      | TA-I        |
| R303                                  | 1    | RM06FTN1402        | 14K/1%        | TA-I        |
| R304                                  | 1    | RM06FTN2802        | 28K/1%        | TA-I        |
| R403                                  | 1    | RM06FTN2212        | 22.1K/1%      | TA-I        |
| R404                                  | 1    | RM06FTN9311        | 9.31K/1%      | TA-I        |



## **Typical Operating Characteristics**













Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



















Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



## **Applications Information**

The RT2070 is a highly integrated automotive system Power Management IC that contains 3-CH switching DC/ DC converters and one generic LDO and one load switch.

#### CH1: HV Step-Down DC/DC Converter

CH1 is a HV step-down converter for LV DC/DC converter power. The current-mode PWM converter with integrated internal MOSFETs and compensation network operates at fixed frequency. The output voltage of CH1 is set by external feedback resistors, as expressed in the following equation:

$$VOUT1 = (1 + R101 / R102) \times V_{FB1}$$

Where V<sub>FB1</sub> is 0.8V typically and suggested value for R101 is 10k to 500k.

#### CH2: Synchronous Step-Down DC/DC Converter

CH2 is a synchronous step-down converter for I/F power and it operates with typically 2MHz fixed frequency Pulse Width Modulation (PWM) at moderate to heavy load currents. At light load currents, the converter can automatically enter Power Save Mode and operates in PFM mode which can be set by I<sup>2</sup>C interface.

The converter output voltage is externally adjustable using a resistor divider at FB2.

The output voltage of CH2 is set by external feedback resistors, as expressed in the following equation:

$$VOUT2 = (1 + R203 / R204) \times V_{FB2}$$

Where V<sub>FB2</sub> is 0.8V typically and suggested value for R203 is 10k to 600k.

#### CH3: Synchronous Step-Down DC/DC Converter

CH3 is suitable for logic power. The converter with integrated internal MOSFETs and compensation network operates at synchronous PSM or fixed frequency PWM current mode which can be set by the I<sup>2</sup>C interface. The output voltage of CH3 is set by external feedback resistors, as expressed in the following equation:

$$VOUT3 = (1 + R303 / R304) \times V_{FB3}$$

Where V<sub>FB3</sub> is 0.8V typically and suggested value for R303 is 10k to 600k.

For CH2 and CH3, to improve control performance using a feedforward capacitor in parallel to R203 or R303 is recommended, the value for the feedforward capacitor can be calculated using below formula:

For CH2, 
$$C_{FF} = \frac{3.16 \mu s}{R203}$$
  
For CH3,  $C_{FF} = \frac{3.16 \mu s}{R303}$ 

#### CH4: Generic LDO

CH4 is a low-dropout (LDO) voltage regulator which offers benefits of high input voltage and low-dropout voltage for sensor power. The output voltage of CH4 is set by external feedback resistors, as expressed in the following equation:

$$VOUT4 = (1 + R403 / R404) \times V_{FB4}$$

Where V<sub>FB4</sub> is 0.8V typically and suggested value for R403 is 5k to 500k.

To improve control performance using a feedforward capacitor in parallel to R403 is recommended, the value for the feedforward capacitor can be calculated using below formula:

$$C_{FF} = \frac{10.4 \mu s}{R403}$$

#### Load Switch: Load Switch

The load switch for core power is equipped with soft-start control and current limit function.

If LSW isn't used, user can remove C2, C3 and C4, but the SWI pin must connect to VOUT1 and floating the SWO pin.

#### Input and Output Capacitors Selection

The RT2070 is designed to work with low ESR ceramic capacitors. The effective value of these capacitors is defined as the actual capacitance under voltage bias and temperature. All ceramic capacitors have a large voltage coefficient, in addition to normal tolerances and temperature coefficients. Under D.C. bias, the capacitance value drops considerably. Larger case sizes or higher voltage capacitors are better in this regard. To help mitigate these effects, multiple small capacitors can be used in parallel to bring the minimum effective capacitance up to the desired value.



The input capacitance,  $C_{\text{IN}}$ , is needed to filter the trapezoidal current at the source of the top MOSFET. A low ESR input capacitor with larger ripple current rating should be used for the maximum RMS current. RMS current is given by:

$$I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}}} - 1$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} =$ I<sub>OUT</sub> / 2. This simple worst case condition is commonly used for design because even significant deviations do not offer much relief. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life, which makes it advisable to either further derate the capacitor or choose a capacitor rated at a higher temperature than required. Several capacitors may also be placed in parallel to meet size or height requirements in the design. The selection of C<sub>OUT</sub> is determined by the effective series resistance (ESR) that is required to minimize voltage ripple, load step transients, and the amount of bulk capacitance that is necessary to ensure that the control loop is stable. Loop stability can be examined by viewing the load transient response as described in a later section. The output ripple,  $\Delta V_{OUT}$ , is determined by:

$$\Delta V_{OUT} \le \Delta I_L \left[ ESR + \frac{1}{8fC_{OUT}} \right]$$

The output ripple is highest at maximum input voltage since DIL increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Special polymer capacitors offer very low ESR but have lower capacitance density than other types. Tantalum capacitors have the highest capacitance density but it is important to only use types that have been surge tested for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR but can be used in cost-sensitive applications provided that consideration is given to ripple current ratings and long-term reliability. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient and audible piezoelectric effects. The high Q of ceramic capacitors with trace inductance can also lead to significant ringing.

#### **Using Ceramic Input and Output Capacitors**

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input,  $V_{\text{IN}}$ . At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at VIN large enough to damage the part. Table 1 shows the nominal values of input/output capacitance recommenced for the RT2070.

#### **Inductor Selection**

For a given input and output voltage, the inductor value and operating frequency determine the ripple current. The ripple current  $\Delta I_L$  increases with higher VIN and decreases with higher inductance :

$$\Delta I_{L} = \left[ \frac{V_{OUT}}{f_{OSC} \times L} \right] \times \left[ 1 - \frac{V_{OUT}}{V_{IN}} \right]$$

Having a lower ripple current reduces the ESR losses in the output capacitors and the output voltage ripple. Highest efficiency operation is achieved at low frequency with small ripple current. This, however, requires a large inductor. A reasonable starting point for selecting the ripple current is  $\Delta I_L = 0.4$  (I\_MAX). The largest ripple current occurs at the highest  $V_{\text{IN}}$ . To guarantee that the ripple current stays below a specified maximum, the inductor value should be chosen according to the following equation :

$$L = \left[\frac{V_{OUT}}{f_{OSC} \times \Delta I_{L(MAX)}}\right] \times \left[1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right]$$

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



#### **Inductor Core Selection**

Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite or permalloy cores. Actual core loss is independent of core size for a fixed inductor value but it is very dependent on the inductance selected. As the inductance increases, core losses decrease. However, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core losses and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation.

Ferrite core material saturates "hard", which means that inductance collapses abruptly when the peak design current is exceeded.

This results in an abrupt increase in inductor ripple current and consequent output voltage ripple.

Do not allow the core to saturate!

Different core materials and shapes will change the size/ current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate energy but generally cost more than powdered iron core inductors with similar characteristics. The choice of which style inductor to use mainly depend on the price vs. size requirements and any radiated field/EMI requirements.

#### Power On/Off Control

The register value will be recovered to default value as VIN plug in. In normal operation, users can set the power on/ off relative setting by I<sup>2</sup>C for next ENA power on. The RT2070 support 6 sets power on/off sequence selected by the SEQ pin. The sequence detection operation only work as VIN plug in. The RT2070 includes 6 sets power on/off sequence and the default value is decided by factory trim.

In the RT2070, users can plan the next power on/off sequence by setting register A01/A02. The register value means the power on location, and "000" means this channel is power off. The RT2070 doesn't allow missing power on code or discrete code occurs.



|        | SEQ0 to SEQ5           |                                              |                                                |  |  |  |
|--------|------------------------|----------------------------------------------|------------------------------------------------|--|--|--|
|        | Output Voltage Setting | Soft-Start End Delay Time<br>(A01.Bit [7:6]) | Discharge Finish Delay Time<br>(A02.Bit [7:6]) |  |  |  |
| LCW    | SEQX_LSW [2:0]         |                                              |                                                |  |  |  |
| LSW    | [001]                  |                                              |                                                |  |  |  |
| D 10   | SEQX_Buk2 [2:0]        | [00]                                         |                                                |  |  |  |
| Buck2  | [010]                  |                                              | 1001                                           |  |  |  |
| Duals? | SEQX_Buk3 [2:0]        |                                              | [00]                                           |  |  |  |
| Buck3  | [011]                  |                                              |                                                |  |  |  |
| 1.004  | SEQX_LDO [2:0]         |                                              |                                                |  |  |  |
| LDO4   | [100]                  |                                              |                                                |  |  |  |

#### Note:

The default value will be decided in factory trim.

Define:

[000] means channel always turn off.

[001] means firstly turn on channel.

[100] means the finally turn on channel.

#### Example:

In above setting, the power on sequence is as below: LSW (001) → Buck2 (010) → Buck3 (011) → LDO4 (100).

#### **Normally Power ON/OFF Sequence**

In the RT2070, the HV Buck (CH1) always firstly turns on and on sequence of the other channels are decided by SEQ setting. The off sequence will follow first-on-last-off rule to turn off channels.



Note: ON\_Td and OFF\_Td time control by Register ON\_Td <1:0> and OFF\_Td <1:0>, default setting <00> = 0ms, and  $T_{PGOOD} = 20ms$ 

Figure 1. Sequence Example : CH1 (Always First Turn On) → CH2 → CH4 → LSW → CH3

DS2070-01 April 2016 www.richtek.com



#### **Abnormal Off**

When the abnormal event occurs, all channels turns off immediately.

If users want to turn on again, users must pull ENA low to reset state then pull high to turn on again.



Note: ON\_Td and OFF\_Td time control by Register ON\_Td <1:0> and OFF\_Td <1:0> , default setting <00> = 0ms, and  $T_{PGOOD}$  = 20ms

Figure 2. Protection Example: Each Channel Shutdown at the Same Time

When output channel take time to discharge over 64ms and ENA keep low level, all channels turn off at 64ms after starting Power Off Sequence.



Figure 3. SEQ4 : Power ON (CH1  $\rightarrow$  CH2  $\rightarrow$  CH3  $\rightarrow$  CH4  $\rightarrow$  LSW), Power OFF (LSW  $\rightarrow$  CH4  $\rightarrow$  CH3  $\rightarrow$  CH2  $\rightarrow$  CH1)

When output channel take time to discharge over 64ms and ENA goes high level at 64ms after starting Power Off Sequence, RT2070 re-start immediately.



Figure 4. SEQ4 : Power ON (CH1  $\rightarrow$  CH2  $\rightarrow$  CH3  $\rightarrow$  CH4  $\rightarrow$  LSW), Power OFF (LSW  $\rightarrow$  CH4  $\rightarrow$  CH3  $\rightarrow$  CH2  $\rightarrow$  CH1)

When output channel take time to discharge over 64ms and ENA keep high level at 64ms after starting Power Off Sequence, RT2070 re-start immediately.



Figure 5. SEQ4 : Power ON (CH1→ CH2→ CH3 → CH4 → LSW), Power OFF (LSW → CH4 → CH3 → CH2 → CH1)

DS2070-01 April 2016 www.richtek.com



#### PMU On/Off Sequence Setting by SEQ

The SEQ pull-down resistance is used to define power on/off sequence (SEQ1 to SEQ5).

The RT2070 will do sequence detection as VIN plug in. Enable sequence will be executed when detection phase finish. If users don't change the sequence setting by I<sup>2</sup>C in register A01 to A12, the IC will follow default value to turn on IC set by factory trim. If there is any CHx is not used that external components still must be existed and keep original application circuit.



| SEQ  | RSEQ Range                                                 | Typical R <sub>SEQ</sub> |
|------|------------------------------------------------------------|--------------------------|
| SEQ0 | Short to VDDA                                              |                          |
| SEQ1 | $64 k\Omega > R_{SEQ} > 25 k\Omega$                        | 39kΩ                     |
| SEQ2 | $16k\Omega > R_{SEQ} > 6.8k\Omega$                         | 10kΩ                     |
| SEQ3 | $3.9 \text{k}\Omega > R_{\text{SEQ}} > 1.6 \text{k}\Omega$ | 2.4kΩ                    |
| SEQ4 | Short to GND                                               |                          |
| SEQ5 | $200 k\Omega > R_{SEQ} > 100 k\Omega$                      | 160kΩ                    |

Users can plan the combination of six sequences (SEQ0 to SEQ5).

| SEQ0 | CH2 | LSW | CH3 | CH4 |
|------|-----|-----|-----|-----|
| SEQ1 | LSW | CH4 | CH3 | CH2 |
| SEQ2 | CH4 | CH3 | CH2 | LSW |
| SEQ3 | CH2 | CH3 | LSW | CH4 |
| SEQ4 | CH2 | CH3 | CH4 | LSW |
| SEQ5 | LSW | CH2 | CH4 | CH3 |

#### **VIN UVLO2 Operation**

If VIN is smaller than 3.9V, all channels will be turned off after 32µs.

Next, V<sub>IN</sub> is larger than 4.4V, the system will be sequence turn on by setting.



#### Max Load of Every Channel

| Purpose             | RT2070      | Peak Current Limit | Max Loading (I <sub>OUT</sub> )* | Condition ( $V_{IN} \rightarrow V_{OUT}$ ) |
|---------------------|-------------|--------------------|----------------------------------|--------------------------------------------|
| HV to LV            | CH1_HV Buck | 3000mA             | 2000mA                           | $5V \rightarrow 3.3V$                      |
| V <sub>I/O</sub>    | CH2_LV Buck | 1300mA             | 900mA                            | 3.3V → 1.8V                                |
| Vcore               | CH3_LV Buck | 1300mA             | 1000mA                           | $3.3V \rightarrow 1.2V$                    |
| V <sub>SENSOR</sub> | CH4_LDO     | 750mA              | 500mA                            | $3.3V \rightarrow 2.7V$                    |
| Load SW             | LSW         | 750mA              | 500mA                            | $3.3V \rightarrow 3.3V$                    |

<sup>\*</sup> Buck converter Vin / Vout levels will affect the max loading

Higher max loading current

Higher step-down ratio (Vout/Vin) results in shorter switch on-time (Ton), hence lower peak switch current.

Lower max loading current

Lower step down ratio (Vin closer to Vout) results a lower differential inductor voltage, so the slope of the inductor current during the ramp-up period is reduced.



Note: 0.5V is hysteresis voltage.

Figure 6. UVLO2 Diagram

#### **Protection Act**

|                   | UVLO2  |
|-------------------|--------|
| Protection Action | Hiccup |
| Vth_R(V)          | 4.4    |
| Vth_F(V)          | 3.9    |
| Power On Confirm  | YES    |
| Detect Power Pin  | VIN    |

<sup>\*</sup>Hiccup: Recover automatically.

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



#### **Flow Chart**

#### **Power ON/OFF Operation**





#### Flow Chart of Protection





## I<sup>2</sup>C Interface

The RT2070  $I^2$ C interface bus power must be supplied by VDDA or equal potential node. If  $I^2$ C interface isn't used, SDA and SCL must be connected to GND. The RT2070

 $I^2C$  slave address = 0110100 (7bits).  $I^2C$  interface supports fast mode (bit rate up to 400kb/s). The write or read bit stream (N  $\geq$  1) is shown below:



| Parameter                                                                                   | Symbol           | Test Conditions           | Min           | Тур | Max           | Unit |
|---------------------------------------------------------------------------------------------|------------------|---------------------------|---------------|-----|---------------|------|
| I <sup>2</sup> C Interface Electrical Charac                                                | cteristics       |                           | •             |     | •             | •    |
| SDA, SCLK Input High Level<br>Threshold                                                     |                  |                           | 0.7 x<br>VDDA |     |               | V    |
| SDA, SCLK Input Low Level Threshold                                                         |                  |                           |               |     | 0.3 x<br>VDDA | V    |
| SCLK Clock Rate                                                                             | fscL             |                           |               |     | 400           | kHz  |
| Hold Time (Repeated) START Condition. After this period, the first clock pulse is generated | thd;sta          |                           | 0.6           |     |               | μ\$  |
| LOW Period of the SCL Clock                                                                 | t <sub>LOW</sub> |                           | 1.3           | 1   |               | μS   |
| HIGH Period of the SCL Clock                                                                | thigh            |                           | 0.6           | -   |               | μS   |
| Set-Up Time for a Repeated START Condition                                                  | tsu;sta          |                           | 0.6           | 1   |               | μS   |
| Data Hold Time                                                                              | thd;dat          |                           | 0             |     | 0.9           | μS   |
| Data Set-Up Time                                                                            | tsu;dat          |                           | 100           |     |               | ns   |
| Set-Up Time for STOP Condition                                                              | tsu;sto          |                           | 0.6           |     |               | μS   |
| Bus Free Time Between a STOP and START Condition                                            | t <sub>BUF</sub> |                           | 1.3           | 1   |               | μS   |
| Rise Time of Both SDA and SCL Signals                                                       | t <sub>R</sub>   |                           | 20            | 1   | 300           | ns   |
| Fall Time of Both SDA and SCL Signals                                                       | t <sub>F</sub>   |                           | 20            |     | 300           | ns   |
| SDA and SCL Output Low Sink Current                                                         | loL              | SDA or SCL voltage = 0.4V | 2             |     |               | mA   |



#### I<sup>2</sup>C Waveform Information



## I<sup>2</sup>C Register Table

| Address<br>Name | Register<br>Address | Description | Bit7                                      | Bit6        | Bit5                 | Bit4          | Bit3            | Bit2            | Bit1 | Bit0  |
|-----------------|---------------------|-------------|-------------------------------------------|-------------|----------------------|---------------|-----------------|-----------------|------|-------|
|                 |                     | Function    |                                           |             |                      | Buck Fur      | ction Trim      | 1               |      |       |
| A00             | 0x00                | Meaning     | Reserved                                  | FPWM3       | FPWM2                | EnDis_<br>LDO | EnDis_<br>buck3 | EnDis_<br>buck2 | Rese | erved |
|                 |                     | Default     | 0                                         | 1           | 1                    | 1             | 1               | 1               | 0    | 0     |
|                 |                     | Read/Write  | R/W                                       | R/W         | R/W                  | R/W           | R/W             | R/W             | R/W  | R/W   |
|                 |                     |             | Define the                                | e Buck3 s   | witching o           | peration m    | ode             |                 |      |       |
|                 | FPWM:               | 3           | 0 : Autom<br>1 : Force                    |             | /PSM swite           | ching ope     | ration          |                 |      |       |
|                 |                     |             | Define the Buck2 switching operation mode |             |                      |               |                 |                 |      |       |
|                 | FPWM                | 2           | 0 : Autom<br>1 : Force                    |             | /PSM swit            | ching ope     | ration          |                 |      |       |
|                 |                     |             | LDO pow                                   | er off disc | harge ena            | ble contro    | I               |                 |      |       |
|                 | EnDis_L[            | 00          |                                           |             | when LD0<br>LD0 pow  |               | ff              |                 |      |       |
|                 |                     |             | Buck3 po                                  | wer off dis | scharge en           | able conti    | ol              |                 |      |       |
|                 | EnDis_bu            | ck3         |                                           | _           | when Buck3 po        | •             | off             |                 |      |       |
|                 |                     |             | Buck2 po                                  | wer off dis | scharge en           | able conti    | ol              |                 |      |       |
|                 | EnDis_bu            | ck2         |                                           |             | when Buc<br>Buck2 po |               | off             |                 |      |       |

Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



| Address<br>Name | Register<br>Address | Description | Bit7                                                                                                           | Bit6                                                               | Bit5                     | Bit4          | Bit3       | Bit2      | Bit1        | Bit0 |  |
|-----------------|---------------------|-------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------|---------------|------------|-----------|-------------|------|--|
|                 |                     | Function    |                                                                                                                |                                                                    |                          | SEQ           | ) Trim     |           |             | •    |  |
| A01             | 0x01                | Meaning     | ON_To                                                                                                          | d <1:0>                                                            | SEC                      | 0_Buk2 <      | 2:0>       | SEC       | Q0_LSW <    | 2:0> |  |
| AUT             | UXUT                | Default     | 0                                                                                                              | 0                                                                  | 0                        | 0             | 1          | 0         | 1           | 0    |  |
|                 |                     | Read/Write  | R/W                                                                                                            | R/W                                                                | R/W                      | R/W           | R/W        | R/W       | R/W         | R/W  |  |
|                 |                     |             | Define th                                                                                                      | e interval b                                                       | oetween so               | ft-start fini | sh and the | next char | nnel enable | ed   |  |
|                 | ON_Td <1            | :0>         | 11 : 2ms<br>10 : 1ms<br>01 : 0.5ms<br>00 : 0ms                                                                 |                                                                    |                          |               |            |           |             |      |  |
|                 |                     |             | Define Buck2 power on sequence in SEQ0 (Note : every channel can't choose the same code except <000> in SEQ0 ) |                                                                    |                          |               |            |           |             |      |  |
| SE              | Q0_Buck2            | ? <2:0>     | 011 : the<br>010 : the                                                                                         | last turn o<br>third turn o<br>second tu<br>first turn o<br>able   | on<br>rn on              |               |            |           |             |      |  |
|                 |                     |             |                                                                                                                |                                                                    | on sequen<br>el can't ch |               |            | except <0 | 00> in SE   | Q0 ) |  |
| SE              | EQ0_LSW             | <2:0>       | 011 : the<br>010 : the                                                                                         | last turn o<br>third turn o<br>second turn<br>first turn o<br>able | on<br>rn on              |               |            |           |             |      |  |



| Address<br>Name | Register<br>Address | Description | Bit7                                                                                                         | Bit6                                                  | Bit5      | Bit4      | Bit3      | Bit2       | Bit1        | Bit0 |
|-----------------|---------------------|-------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------|-----------|-----------|------------|-------------|------|
|                 |                     | Function    |                                                                                                              |                                                       | •         | SEQ0      | Trim      | •          | •           |      |
| 4.00            | 000                 | Meaning     | OFF_T                                                                                                        | d <1:0>                                               | SEC       | Q0_LDO <  | 2:0>      | SEC        | 0_Buk3 <    | 2:0> |
| A02             | 0x02                | Default     | 0                                                                                                            | 0                                                     | 1         | 0         | 0         | 0          | 1           | 1    |
|                 |                     | Read/Write  | R/W                                                                                                          | R/W                                                   | R/W       | R/W       | R/W       | R/W        | R/W         | R/W  |
|                 |                     |             | Define the                                                                                                   | interval be                                           | tween shu | t-down OI | < and the | next chan  | nel disable | ∍d   |
| (               | OFF_Td <            | 1:0>        | 11 : 2ms<br>10 : 1ms<br>01 : 0.5ms<br>00 : 0ms                                                               |                                                       |           |           |           |            |             |      |
|                 |                     |             | Define Buck3 power on sequence in SEQ0 (Note: every channel can't choose the same code except <000> in SEQ0) |                                                       |           |           |           |            |             | Q0)  |
| SE              | Q0_Buck3            | 3 <2:0>     | 011 : the t<br>010 : the s                                                                                   | ast turn on hird turn on second turn irst turn on ole |           |           |           |            |             |      |
|                 |                     |             |                                                                                                              | O power or ery channe                                 | •         |           |           | except <00 | 00> in SE0  | Q0)  |
| SI              | EQ0_LDO             | <2:0>       | 011 : the t<br>010 : the s                                                                                   | ast turn on hird turn on second turn irst turn on ole |           |           |           |            |             |      |

| Address<br>Name | Register<br>Address | Description |                                 |                                                                                                               |     |          |      |            |            |      |
|-----------------|---------------------|-------------|---------------------------------|---------------------------------------------------------------------------------------------------------------|-----|----------|------|------------|------------|------|
|                 |                     | Function    |                                 |                                                                                                               |     | SEQ1     | Trim |            |            |      |
| A03             | 0x03                | Meaning     | Reserved                        | Reserved                                                                                                      | SEC | 1_Buk2 < | 2:0> | SEC        | Q1_LSW <   | 2:0> |
| A03             | 0.003               | Default     | 0                               | 0                                                                                                             | 1   | 0        | 0    | 0          | 0          | 1    |
|                 |                     | Read/Write  | R/W R/W R/W R/W R/W R/W R/W R/W |                                                                                                               |     |          |      |            |            |      |
|                 |                     |             |                                 | Define Buck2 power on sequence in SEQ1 (Note : every channel can't choose the same code except <000> in SEQ1) |     |          |      |            |            |      |
| SE              | Q1_Buck2            | ? <2:0>     | 011 : the to 010 : the s        | ast turn on hird turn on second turn irst turn on ole                                                         |     |          |      |            |            |      |
|                 |                     |             |                                 | W power or<br>ery channel                                                                                     | •   |          |      | except <00 | 00> in SE0 | ົຊ1) |
| SE              | EQ1_LSW             | <2:0>       | 011 : the to 010 : the s        | ast turn on hird turn on second turn irst turn on ole                                                         |     |          |      |            |            |      |

Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



| Address<br>Name | Register<br>Address | Description | Bit7                     | Bit6                                                     | Bit5      | Bit4     | Bit3 | Bit2      | Bit1      | Bit0 |
|-----------------|---------------------|-------------|--------------------------|----------------------------------------------------------|-----------|----------|------|-----------|-----------|------|
|                 |                     | Function    |                          |                                                          |           | SEQ1     | Trim |           |           |      |
| 1 404           | 004                 | Meaning     | Reserved                 | Reserved                                                 | SEC       | Q1_LDO < | 2:0> | SEC       | )1_Buk3 < | 2:0> |
| A04             | 0x04                | Default     | 0                        | 0                                                        | 0         | 1        | 0    | 0         | 1         | 1    |
|                 |                     | Read/Write  | R/W                      | R/W                                                      | R/W       | R/W      | R/W  | R/W       | R/W       | R/W  |
|                 |                     |             |                          | O power or                                               | •         |          |      | except <0 | 00> in SE | Q1)  |
| SI              | SEQ1_LDO <2:0>      |             |                          | last turn on third turn or second turn first turn on ble | n<br>n on |          |      |           |           |      |
|                 |                     |             |                          | ick3 power<br>ery channe                                 |           |          |      | except <0 | 00> in SE | Q1)  |
| SE              | Q1_Buck             | 3 <2:0>     | 011 : the t<br>010 : the | last turn on third turn or second turn first turn on ble | n<br>n on |          |      |           |           |      |

| Address<br>Name | Register<br>Address | Description |                                                   |                                                                                                 |              |          |      |           |           |      |
|-----------------|---------------------|-------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------|----------|------|-----------|-----------|------|
|                 |                     | Function    |                                                   |                                                                                                 |              | SEQ2     | Trim |           |           |      |
| 405             | 0,405               | Meaning     | Reserved                                          | Reserved                                                                                        | SEC          | 2_Buk2 < | 2:0> | SEC       | 2_LSW <   | 2:0> |
| A05             | 0x05                | Default     | 0                                                 | 0                                                                                               | 0            | 1        | 1    | 1         | 0         | 0    |
|                 |                     | Read/Write  |                                                   |                                                                                                 |              |          |      |           |           |      |
| SE              | Q2_Buck2            | 2 <2:0>     | (Note : ev<br>100 : the<br>011 : the<br>010 : the | ick2 power<br>ery channe<br>ast turn on<br>third turn or<br>second turr<br>first turn on<br>ble | el can't cho |          |      | except <0 | 00> in SE | Q2)  |
| SI              | EQ2_LSW             | <2:0>       | (Note : ev<br>100 : the<br>011 : the<br>010 : the | ew power of erry channed ast turn on third turn or second turn first turn on ble                | el can't cho |          |      | except <0 | 00> in SE | Q2)  |



| Address<br>Name | Register<br>Address | Description |                                                                                                             |                                                                   |     |          |      |            |            |      |
|-----------------|---------------------|-------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|----------|------|------------|------------|------|
|                 |                     | Function    |                                                                                                             |                                                                   |     | SEQ2     | Trim |            |            |      |
| 406             | 0,406               | Meaning     | Reserved                                                                                                    | Reserved                                                          | SEC | Q2_LDO < | 2:0> | SEC        | )2_Buk3 <  | 2:0> |
| A06             | 0x06                | Default     | 0                                                                                                           | 0                                                                 | 0   | 0        | 1    | 0          | 1          | 0    |
|                 |                     | Read/Write  | R/W                                                                                                         | R/W                                                               | R/W | R/W      | R/W  | R/W        | R/W        | R/W  |
|                 |                     |             | Define LDO power on sequence in SEQ2 (Note : every channel can't choose the same code except <000> in SEQ2) |                                                                   |     |          |      |            |            | Q2)  |
| SE              | EQ2_LDO             | <2:0>       | 011 : the ti<br>010 : the s                                                                                 | ast turn on<br>nird turn on<br>second turn<br>irst turn on<br>ole | on  |          |      |            |            |      |
|                 |                     |             |                                                                                                             | ck3 power o<br>ery channel                                        | •   |          |      | except <00 | 00> in SEC | Q2)  |
| SE              | Q2_Buck3            | 3 <2:0>     | 011 : the ti<br>010 : the s                                                                                 | ast turn on<br>nird turn on<br>second turn<br>irst turn on<br>ole |     |          |      |            |            |      |

| Address<br>Name | Register<br>Address | Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                   |     |          |      |            |            |             |  |
|-----------------|---------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|----------|------|------------|------------|-------------|--|
|                 |                     | Function    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                   |     | SEQ3     | Trim |            |            |             |  |
| 407             | 0.407               | Meaning     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                          | SEC | 3_Buk2 < | 2:0> | SEC        | Q3_LSW <   | 2:0>        |  |
| A07             | 0x07                | Default     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                 | 0   | 0        | 1    | 0          | 1          | 1           |  |
|                 |                     | Read/Write  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W                                                               | R/W | R/W      | R/W  | R/W        | R/W        | R/W         |  |
|                 |                     |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ck2 power c<br>ery channel                                        |     |          |      | except <00 | 00> in SEC | Q3)         |  |
| SE              | SEQ3_Buck2 <2:0>    |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ast turn on<br>nird turn on<br>second turn<br>irst turn on<br>ole | on  |          |      |            |            |             |  |
|                 |                     |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N power on<br>ery channel                                         | •   |          |      | except <00 | 00> in SEC | <b>)</b> 3) |  |
| SE              | EQ3_LSW             | <2:0>       | 011 : the the state of the stat | ast turn on<br>nird turn on<br>second turn<br>irst turn on<br>ole | on  |          |      |            |            |             |  |

Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



| Address<br>Name | Register<br>Address | Description |                          |                                                          |     |          |      |           |           |      |  |
|-----------------|---------------------|-------------|--------------------------|----------------------------------------------------------|-----|----------|------|-----------|-----------|------|--|
|                 |                     | Function    |                          |                                                          |     | SEQ3     | Trim |           |           |      |  |
| 400             | 0,400               | Meaning     | Reserved                 | Reserved                                                 | SEC | Q3_LDO < | 2:0> | SEC       | )3_Buk3 < | 2:0> |  |
| A08             | 0x08                | Default     | 0                        | 0                                                        | 1   | 0        | 0    | 0         | 1         | 0    |  |
|                 |                     | Read/Write  | R/W                      | R/W                                                      | R/W | R/W      | R/W  | R/W       | R/W       | R/W  |  |
|                 |                     |             |                          | O power or<br>ery channe                                 |     |          |      | except <0 | 00> in SE | Q3)  |  |
| SE              | SEQ3_LDO <2:0>      |             |                          | last turn on third turn or second turn first turn on ble | on  |          |      |           |           |      |  |
|                 |                     |             |                          | ick3 power<br>ery channe                                 |     |          |      | except <0 | 00> in SE | Q3)  |  |
| SE              | Q3_Buck3            | 3 <2:0>     | 011 : the t<br>010 : the | last turn on third turn or second turn first turn on ble | on  |          |      |           |           |      |  |

| Address<br>Name | Register<br>Address | Description |                          |                                                          |     |           |      |           |           |      |
|-----------------|---------------------|-------------|--------------------------|----------------------------------------------------------|-----|-----------|------|-----------|-----------|------|
|                 |                     | Function    |                          |                                                          |     | SEQ4      | Trim |           |           |      |
| 4.00            | 0,400               | Meaning     | Reserved                 | Reserved                                                 | SEC | )4_Buk2 < | 2:0> | SEC       | Q4_LSW <  | 2:0> |
| A09             | 0x09                | Default     | 0                        | 0                                                        | 0   | 0         | 1    | 1         | 0         | 0    |
|                 |                     | Read/Write  | R/W                      | R/W                                                      | R/W | R/W       | R/W  | R/W       | R/W       | R/W  |
|                 |                     |             |                          | ck2 power<br>ery channe                                  | •   |           |      | except <0 | 00> in SE | Q4)  |
| SE              | SEQ4_Buck2 <2:0>    |             |                          | last turn on third turn or second turn first turn on ble | on  |           |      |           |           |      |
|                 |                     |             |                          | W power of ery channe                                    | •   |           |      | except <0 | 00> in SE | Q4)  |
| SE              | EQ4_LSW             | <2:0>       | 011 : the t<br>010 : the | last turn on third turn or second turn first turn on ble | on  |           |      |           |           |      |



| Address<br>Name  | Register<br>Address | Description | Bit7                                                                                                         | Bit6                                                  | Bit5           | Bit4 | Bit3 | Bit2 | Bit1      | Bit0 |  |  |
|------------------|---------------------|-------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------|------|------|------|-----------|------|--|--|
|                  |                     | Function    |                                                                                                              | SEQ4 Trim                                             |                |      |      |      |           |      |  |  |
| A40              | 0.00                | Meaning     | Reserved                                                                                                     | Reserved                                              | SEQ4_LDO <2:0> |      |      | SEC  | )4_Buk3 < | 2:0> |  |  |
| A10 0x0A         | Default             | 0           | 0                                                                                                            | 0                                                     | 1              | 1    | 0    | 1    | 0         |      |  |  |
|                  |                     | Read/Write  | R/W                                                                                                          | R/W                                                   | R/W            | R/W  | R/W  | R/W  | R/W       | R/W  |  |  |
|                  |                     |             | Define LDO power on sequence in SEQ4 (Note : every channel can't choose the same code except <000> in SEQ4)  |                                                       |                |      |      |      |           |      |  |  |
| SE               | SEQ4_LDO <2:0>      |             |                                                                                                              | ast turn on hird turn on second turn irst turn on ble |                |      |      |      |           |      |  |  |
|                  |                     |             | Define Buck3 power on sequence in SEQ4 (Note: every channel can't choose the same code except <000> in SEQ4) |                                                       |                |      |      |      |           |      |  |  |
| SEQ4_Buck3 <2:0> |                     |             | 011 : the t<br>010 : the s                                                                                   | ast turn on hird turn on second turn irst turn on ble |                |      |      |      |           |      |  |  |

| Address<br>Name  | Register<br>Address | Description | Bit7                                                                                                          | Bit6                                                  | Bit5 | Bit4      | Bit3 | Bit2 | Bit1     | Bit0 |  |  |  |
|------------------|---------------------|-------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------|-----------|------|------|----------|------|--|--|--|
|                  |                     | Function    |                                                                                                               | SEQ5 Trim                                             |      |           |      |      |          |      |  |  |  |
| A11 0x0          | OVOR                | Meaning     | Reserved                                                                                                      | Reserved                                              | SEC  | )5_Buk2 < | 2:0> | SEC  | 25_LSW < | 2:0> |  |  |  |
|                  | UXUB                | Default     | 0                                                                                                             | 0                                                     | 0    | 1         | 0    | 0    | 0        | 1    |  |  |  |
|                  |                     | Read/Write  | R/W                                                                                                           | R/W                                                   | R/W  | R/W       | R/W  | R/W  | R/W      | R/W  |  |  |  |
| SEQ5_Buck2 <2:0> |                     |             | Define Buck2 power on sequence in SEQ5 (Note: every channel can't choose the same code except <000> in SEQ5)  |                                                       |      |           |      |      |          |      |  |  |  |
|                  |                     |             | 100 : the last turn on 011 : the third turn on 010 : the second turn on 001 : the first turn on 000 : disable |                                                       |      |           |      |      |          |      |  |  |  |
|                  |                     |             | Define LSW power on sequence in SEQ5 (Note: every channel can't choose the same code except <000> in SEQ5)    |                                                       |      |           |      |      |          |      |  |  |  |
| SEQ5_LSW <2:0>   |                     |             | 011 : the t<br>010 : the s                                                                                    | ast turn on hird turn on second turn irst turn on ole |      |           |      |      |          |      |  |  |  |

Copyright © 2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



| Address<br>Name  | Register<br>Address | Description | Bit7                                                    | Bit6                                                       | Bit5        | Bit4 | Bit3 | Bit2        | Bit1      | Bit0 |  |  |
|------------------|---------------------|-------------|---------------------------------------------------------|------------------------------------------------------------|-------------|------|------|-------------|-----------|------|--|--|
|                  |                     | Function    |                                                         | SEQ5 Trim                                                  |             |      |      |             |           |      |  |  |
| A12 0x0C         | Meaning             | Reserved    | Reserved Reserved SEQ5_LDO <2:0> SEQ5_Buk               |                                                            |             |      |      |             | 3 <2:0>   |      |  |  |
|                  | Default             | 0           | 0                                                       | 0                                                          | 1           | 1    | 1    | 0           | 0         |      |  |  |
|                  |                     | Read/Write  | R/W                                                     | R/W                                                        | R/W         | R/W  | R/W  | R/W         | R/W       | R/W  |  |  |
| SI               | EQ5_LDO             | <2:0>       | (Note : ev<br>100 : the I<br>011 : the t<br>010 : the s | ast turn on<br>hird turn or<br>second turn<br>irst turn on | l can't cho |      |      | e except <0 | 00> in SE | Q5)  |  |  |
| SEQ5_Buck3 <2:0> |                     |             | (Note : ev<br>100 : the I<br>011 : the t<br>010 : the s | ast turn on<br>hird turn or<br>second turn<br>irst turn on | l can't cho |      |      | e except <0 | 00> in SE | Q5)  |  |  |

| Address<br>Name    | Register<br>Address | Description | Bit7                                           | Bit6                                  | Bit5     | Bit4        | Bit3        | Bit2               | Bit1 | Bit0           |  |
|--------------------|---------------------|-------------|------------------------------------------------|---------------------------------------|----------|-------------|-------------|--------------------|------|----------------|--|
|                    |                     | Function    |                                                |                                       | OTP/O    | VP Function | n Level Tri | im                 |      |                |  |
| A13                | 0x0D                | Meaning     | OTP_<br>TypeSel                                | Reserved                              | Reserved | Reserved    | Reserved    | VINOVP_<br>TypeSel |      | P_TdSel<br>:0> |  |
|                    |                     | Default     | 1                                              | 0                                     | 0        | 0           | 0           | 1                  | 1    | 0              |  |
|                    |                     | Read/Write  | R/W                                            | R/W                                   | R/W      | R/W         | R/W         | R/W                | R/W  | R/W            |  |
|                    |                     |             |                                                | Define OTP protection operation mode. |          |             |             |                    |      |                |  |
|                    | OTP_Type            | eSel        | 0 : Hiccup protection 1 : Latch-off protection |                                       |          |             |             |                    |      |                |  |
|                    |                     |             | Define OVP protection operation mode.          |                                       |          |             |             |                    |      |                |  |
| VI                 | NOVP_Ty             | rpeSel      | 0 : Hiccup protection 1 : Latch-off protection |                                       |          |             |             |                    |      |                |  |
|                    |                     |             | Define OVP deglitch time                       |                                       |          |             |             |                    |      |                |  |
| VINOVP_TdSel <1:0> |                     |             | 11 : 10ms<br>10 : 5ms<br>01 : 1ms<br>00 : 0ms  |                                       |          |             |             |                    |      |                |  |

33



| Address<br>Name | Register<br>Address | Description | Bit7                                               | Bit6                                                                                                                                                           | Bit5      | Bit4           | Bit3    | Bit2                 | Bit1 | Bit0     |  |
|-----------------|---------------------|-------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|---------|----------------------|------|----------|--|
|                 |                     | Function    |                                                    | Buck2/3 Performance Trim                                                                                                                                       |           |                |         |                      |      |          |  |
| A14             | 0x0E                | Meaning     | Buck3MP_Cur<br><1:0>                               |                                                                                                                                                                | Buck3D    | Buck3Drv <1:0> |         | Buck2MP_Cur<br><1:0> |      | rv <1:0> |  |
|                 |                     | Default     | 1                                                  | 0                                                                                                                                                              | 1         | 0              | 1       | 0                    | 1    | 0        |  |
|                 |                     | Read/Write  | R/W                                                | R/W                                                                                                                                                            | R/W       | R/W            | R/W     | R/W                  | R/W  | R/W      |  |
|                 |                     |             | Define the                                         | e Buck3 M                                                                                                                                                      | inimum Pe | ak Curren      | t Level |                      |      |          |  |
| Buc             | Buck3MP_Cur <1:0>   |             |                                                    | 11 : Minimum Peak Current Level = 210mA 10 : Minimum Peak Current Level = 170mA 01 : Minimum Peak Current Level = 110mA 00 : Minimum Peak Current Level = 70mA |           |                |         |                      |      |          |  |
|                 |                     |             | Define Bu                                          | ıck3 Drive                                                                                                                                                     | r ability |                |         |                      |      |          |  |
| В               | uck3Drv <           | :1:0>       | 11 : stronger 10 : middle 01 : weaker 00 : weakest |                                                                                                                                                                |           |                |         |                      |      |          |  |
|                 |                     |             | Define the Buck2 Minimum Peak Current Level        |                                                                                                                                                                |           |                |         |                      |      |          |  |
| Buc             | Buck2MP_Cur <1:0>   |             |                                                    | 11 : Minimum Peak Current Level = 210mA 10 : Minimum Peak Current Level = 170mA 01 : Minimum Peak Current Level = 110mA 00 : Minimum Peak Current Level = 70mA |           |                |         |                      |      |          |  |
|                 | Buck2Drv <1:0>      |             |                                                    | Define Buck2 Driver ability                                                                                                                                    |           |                |         |                      |      |          |  |
| В               |                     |             |                                                    | 11 : stronger 10 : middle 01 : weaker 00 : weakest                                                                                                             |           |                |         |                      |      |          |  |

www.richtek.com



| Address<br>Name  | Register<br>Address | Description | Bit7                                                                                       | Bit6                                                                                                                                                                                                                      | Bit5                  | Bit4           | Bit3         | Bit2          | Bit1          | Bit0       |  |  |
|------------------|---------------------|-------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|--------------|---------------|---------------|------------|--|--|
|                  |                     | Function    |                                                                                            |                                                                                                                                                                                                                           | HVBuck fs             | w selectio     | n / Eerror i | nformation    | 1             |            |  |  |
| A15              | 0x0F                | Meaning     | HVBuck_OSC<br><1:0>                                                                        |                                                                                                                                                                                                                           | Err_Base              | Err_<br>HVBuck | Err_LSW      | Err_<br>Buck2 | Err_<br>Buck3 | Err_LDO    |  |  |
|                  |                     | Default     | 1                                                                                          | 1                                                                                                                                                                                                                         | 0                     | 0              | 0            | 0             | 0             | 0          |  |  |
|                  |                     | Read/Write  | R/W                                                                                        | R/W                                                                                                                                                                                                                       | R                     | R              | R            | R             | R             | R          |  |  |
| HVBuck_OSC <1:0> |                     |             | 11 : 2MH<br>10 : 2MH<br>01 : 1MH<br>00 : 500k                                              | z<br>z<br>z<br>:Hz                                                                                                                                                                                                        | itching freq          | •              | rhen ENA     | = <0> and     | d Hiccup      | recycle to |  |  |
|                  | Err_Base            |             |                                                                                            | Mark Base protection happen, reset when ENA = <0> and Hiccup recycle to power on sequence  1: Happen VINUVLO or VINOVP or OTP or sequence time too long  0: Didn't happen VINUVLO, VINOVP, OTP and sequence time too long |                       |                |              |               |               |            |  |  |
|                  |                     |             |                                                                                            |                                                                                                                                                                                                                           | ection hap            |                |              | •             |               |            |  |  |
|                  | Err_HVB             | uck         | 1 : Happen HVBuck UVP or OCP<br>0 : Didn't happen HVBuck UVP and OCP                       |                                                                                                                                                                                                                           |                       |                |              |               |               |            |  |  |
|                  | Err_LS\             | ٨/          | Mark LSW protection happen, reset when ENA = <0> and Hiccup recycle to power on sequence   |                                                                                                                                                                                                                           |                       |                |              |               |               |            |  |  |
|                  | LII_LO              | , <b>v</b>  | 1 : Happen LSW UVP or OCP<br>0 : Didn't happen LSW UVP and OCP                             |                                                                                                                                                                                                                           |                       |                |              |               |               |            |  |  |
|                  | Err_Buc             | k2          | Mark Buck2 protection happen, reset when ENA = <0> and Hiccup recycle to power on sequence |                                                                                                                                                                                                                           |                       |                |              |               |               |            |  |  |
|                  | LII_Duc             | NZ          | 1 : Happen Buck2 UVP or OCP<br>0 : Didn't happen Buck2 UVP and OCP                         |                                                                                                                                                                                                                           |                       |                |              |               |               |            |  |  |
|                  | Err Duo             | k2          |                                                                                            | ck3 proted<br>sequence                                                                                                                                                                                                    | ction happe           | en, reset v    | vhen ENA     | = <0> an      | d Hiccup      | recycle to |  |  |
|                  | Err_Buck3           |             |                                                                                            |                                                                                                                                                                                                                           | UVP or OC<br>uck3 UVP |                |              |               |               |            |  |  |
|                  | 5 150               |             |                                                                                            | Mark LDO protection happen, reset when ENA = <0> and Hiccup recycle to power on sequence                                                                                                                                  |                       |                |              |               |               |            |  |  |
|                  | Err_LDO             |             |                                                                                            |                                                                                                                                                                                                                           | VP or OCP<br>DO UVP a |                |              |               |               |            |  |  |



| Address<br>Name | Register<br>Address | Description | Bit7                                                                                      | Bit6                                                                                                                                                                                                                                            | Bit5         | Bit4          | Bit3          | Bit2       | Bit1         | Bit0    |  |  |
|-----------------|---------------------|-------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|---------------|------------|--------------|---------|--|--|
|                 |                     | Function    | Disal                                                                                     | ole Norma                                                                                                                                                                                                                                       | Read / Rel   | oad defa      | ult setting / | Error fund | ction inforn | nation  |  |  |
| A16             | 0x10                | Meaning     | DIS_NR                                                                                    | RELOAD                                                                                                                                                                                                                                          | Reserved     | Err_<br>UVLO2 | Err_OVP       | Err_OTP    | Err_UVP      | Err_OCP |  |  |
|                 |                     | Default     | 0                                                                                         | 0                                                                                                                                                                                                                                               | 0            | 0             | 0             | 0          | 0            | 0       |  |  |
|                 |                     | Read/Write  | R/W                                                                                       | R/W                                                                                                                                                                                                                                             | R            | R             | R             | R          | R            | R       |  |  |
|                 | DIS_NR              |             |                                                                                           | Normal Re                                                                                                                                                                                                                                       | ad Control   |               |               |            |              |         |  |  |
|                 |                     |             |                                                                                           | 1 : Didn't load normal read data while power on (ENA = Hi) again. Hold original register setting of sRG0x00 to sRG0x0E and sRG0x0F <7:6>. 0 : Enable normal read while power on (ENA = Hi), reset register sRG0x00 to sRG0x0E and sRG0x0F <7:6> |              |               |               |            |              |         |  |  |
|                 |                     |             |                                                                                           | lefault regi                                                                                                                                                                                                                                    | ster setting | Control       |               |            |              |         |  |  |
|                 | RELOAD              |             |                                                                                           | 1 : Reload normal read result into register table and can't write register when RELOAD = <1> 0 : register can be wrote                                                                                                                          |              |               |               |            |              |         |  |  |
|                 |                     |             |                                                                                           | Mark UVLO2 protection happen, reset when ENA = <0> or hiccup recycle to power on sequence                                                                                                                                                       |              |               |               |            |              |         |  |  |
|                 | Err_UVL             | 02          | 1 : Happen UVLO2<br>0 : Didn't happen UVLO2                                               |                                                                                                                                                                                                                                                 |              |               |               |            |              |         |  |  |
|                 | F== 0\/             | D           | MarkVINOVP protection happen, reset when ENA = <0> or hiccup recycle to power on sequence |                                                                                                                                                                                                                                                 |              |               |               |            |              |         |  |  |
|                 | Err_OV              | ۲           | 1 : Happen VINOVP<br>0 : Didn't happen VINOVP                                             |                                                                                                                                                                                                                                                 |              |               |               |            |              |         |  |  |
|                 | F== OT              | D           | Mark OTP protection happen, reset when ENA = <0> or hiccup recycle to power on sequence   |                                                                                                                                                                                                                                                 |              |               |               |            |              |         |  |  |
|                 | Err_OT              | ٢           | 1 : Happo<br>0 : Didn't                                                                   | en OTP<br>happen C                                                                                                                                                                                                                              | )TP          |               |               |            |              |         |  |  |
|                 |                     |             |                                                                                           | Mark UVP protection happen, reset when ENA = <0>                                                                                                                                                                                                |              |               |               |            |              |         |  |  |
|                 | Err_UV              | P           | 1 : Happen UVP<br>0 : Didn't happen UVP                                                   |                                                                                                                                                                                                                                                 |              |               |               |            |              |         |  |  |
|                 |                     |             | Mark OCP protection happen, reset when ENA = <0>                                          |                                                                                                                                                                                                                                                 |              |               |               |            |              |         |  |  |
|                 | Err_OCP             |             |                                                                                           | 1 : Happen OCP<br>0 : Didn't happen OCP                                                                                                                                                                                                         |              |               |               |            |              |         |  |  |

Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



#### **Protections List**

|         | Protection<br>Type  | Threshold<br>(Typical Value) | Mask<br>Time | Protection<br>Method                               | Reset Method                                                     |
|---------|---------------------|------------------------------|--------------|----------------------------------------------------|------------------------------------------------------------------|
|         | UVLO2               | VIN < 3.9V                   | 32μs         | Disable all channels                               | Hiccup protection, Restart if VIN > 4.4V and EN = Hi             |
| VIN     | OVP                 | VIN > 15.5V                  | 5ms          | Disable all channels                               | Latch-off protection,<br>VIN < 13.5V, VDDA <<br>1.6V or EN = low |
|         | ОСР                 | PMOS current > 3A            | 10ms         | Cycle-by-Cycle detection then disable all channels | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
| CH1     | UVP                 | VOUT1 < VOUT1 x 0.5 (50%)    | No mask      | Disable all channels                               | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
|         | VOUT1<br>OVP        | VOUT1 > 5.5V                 | No mask      | Disable CH1                                        | Hiccup Until fail event to be dissolved                          |
| CH2     | ОСР                 | PMOS current > 1.3A          | 10ms         | Cycle-by-Cycle detection then disable all channels | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
|         | UVP                 | VOUT2 < VOUT2 x 0.5 (50%)    | No mask      | Disable all channels                               | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
| CH3     | ОСР                 | PMOS current > 1.3A          | 10ms         | Cycle-by-Cycle detection then disable all channels | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
|         | UVP                 | VOUT3 < VOUT3 x 0.5 (50%)    | No mask      | Disable all channels                               | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
| CH4     | ОСР                 | PMOS current > 0.75A         | 10ms*        | Disable all channels                               | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
| CH4     | UVP                 | VOUT4 < VOUT4 x 0.4 (40%)    | No mask      | Disable all channels                               | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
|         | Current<br>Limit    | NMOS current > 0.75A         | No mask      | Disable all channels                               | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
| LSW     | UVP                 | VSWI - VSWO > 0.7V           | No mask      | Disable all channels                               | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
|         |                     | VSWO < 0.85V                 | No mask      | Disable all channels                               | Latch-off protection,<br>VDDA < 1.6V or EN = low                 |
| Thermal | Thermal<br>Shutdown | Temperature > 160°C          | No mask      | Disable all channels                               | Latch-off protection, EN = High and Temperature < 140°C          |

<sup>\*</sup> When current limit is working, VOUT4 drops and UVP trigger less than 10ms.

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 150°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For WQFN-24L 4x4 package, the thermal resistance,  $\theta_{JA}$ , is 28°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at  $T_A$  = 25°C can be calculated by the following formula :

$$P_{D(MAX)} = (150^{\circ}C - 25^{\circ}C) / (28^{\circ}C/W) = 4.46W$$
 for WQFN-24L 4x4 package

The maximum power dissipation depends on the operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 7 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 7. Derating Curve of Maximum Power Dissipation

#### **Layout Consideration**

For the best performance of the RT2070, the following PCB layout guidelines must be strictly followed.

- Place the input and output capacitors as close as possible to the input and output pins respectively for good filtering.
- Keep the main power traces as wide and short as possible.
- The switching node area connected to LX and inductor should be minimized for lower EMI.
- Place the feedback components as close as possible to the FBx pin and keep these components away from the noisy devices.
- Connect the GND and Exposed Pad to a strong ground plane for maximum thermal dissipation and noise protection.
- Directly connect the output capacitors to the feedback network of each channel to avoid bouncing caused by parasitic resistance and inductance from the PCB trace.





Figure 8. PCB Layout Guide

close as possible to the FBx pin and keep away from noisy devices.



## **Outline Dimension**



Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

|    | ymbol    | Dimensions I | n Millimeters | Dimension   | s In Inches |  |
|----|----------|--------------|---------------|-------------|-------------|--|
|    | ушоо     | Min          | Max           | Min         | Max         |  |
|    | Α        | 0.700        | 0.800         | 0.028       | 0.031       |  |
|    | A1       | 0.000        | 0.050         | 0.000       | 0.002       |  |
|    | A3       | 0.175        | 0.250         | 0.007       | 0.010       |  |
| b  |          | 0.180        | 0.300         | 0.300 0.007 |             |  |
|    | D        | 3.950        | 4.050         | 0.156       | 0.159       |  |
| D2 | Option 1 | 2.400        | 2.500         | 0.094       | 0.098       |  |
| DZ | Option 2 | 2.650        | 2.750         | 0.104       | 0.108       |  |
|    | E        | 3.950        | 4.050         | 0.156       | 0.159       |  |
| E2 | Option 1 | 2.400        | 2.500         | 0.094       | 0.098       |  |
| L2 | Option 2 | 2.650        | 2.750         | 0.104       | 0.108       |  |
|    | е        | 0.5          | 500           | 0.020       |             |  |
|    | L        | 0.350        | 0.450         | 0.014       | 0.018       |  |

W-Type 24L QFN 4x4 Package

## **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.